Ignore:
Timestamp:
Apr 1, 2026, 9:33:58 AM (5 weeks ago)
Author:
f.jahn
Message:

Fixing Projects.

Location:
trunk/fw_g473rct/Drivers/CMSIS/Device/ST/STM32G4xx/Include
Files:
2 edited

Legend:

Unmodified
Added
Removed
  • trunk/fw_g473rct/Drivers/CMSIS/Device/ST/STM32G4xx/Include/stm32g473xx.h

    r20 r55  
    33503350/********************  Bits definition for DMAMUX_CxCR register  **************/
    33513351#define DMAMUX_CxCR_DMAREQ_ID_Pos                    (0U)
    3352 #define DMAMUX_CxCR_DMAREQ_ID_Msk                    (0xFFUL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x000000FF */
     3352#define DMAMUX_CxCR_DMAREQ_ID_Msk                    (0x7FUL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x0000007F */
    33533353#define DMAMUX_CxCR_DMAREQ_ID                        DMAMUX_CxCR_DMAREQ_ID_Msk
    33543354#define DMAMUX_CxCR_DMAREQ_ID_0                      (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000001 */
     
    33593359#define DMAMUX_CxCR_DMAREQ_ID_5                      (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000020 */
    33603360#define DMAMUX_CxCR_DMAREQ_ID_6                      (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000040 */
     3361
     3362/* Legacy defines */
    33613363#define DMAMUX_CxCR_DMAREQ_ID_7                      (0x80UL << DMAMUX_CxCR_DMAREQ_ID_Pos)/*!< 0x00000080 */
    33623364
     
    93459347#define RNG_CR_IE           RNG_CR_IE_Msk
    93469348#define RNG_CR_CED_Pos      (5U)
    9347 #define RNG_CR_CED_Msk      (0x1UL << RNG_CR_IE_Pos)                           /*!< 0x00000020 */
    9348 #define RNG_CR_CED          RNG_CR_IE_Msk
     9349#define RNG_CR_CED_Msk      (0x1UL << RNG_CR_CED_Pos)                           /*!< 0x00000020 */
     9350#define RNG_CR_CED          RNG_CR_CED_Msk
    93499351
    93509352/********************  Bits definition for RNG_SR register  *******************/
     
    1182311825/*******************  Bit definition for TIM_CCR1 register  *******************/
    1182411826#define TIM_CCR1_CCR1_Pos         (0U)
    11825 #define TIM_CCR1_CCR1_Msk         (0xFFFFUL << TIM_CCR1_CCR1_Pos)              /*!< 0x0000FFFF */
     11827#define TIM_CCR1_CCR1_Msk         (0xFFFFFFFFUL << TIM_CCR1_CCR1_Pos)          /*!< 0xFFFFFFFF */
    1182611828#define TIM_CCR1_CCR1             TIM_CCR1_CCR1_Msk                            /*!<Capture/Compare 1 Value */
    1182711829
    1182811830/*******************  Bit definition for TIM_CCR2 register  *******************/
    1182911831#define TIM_CCR2_CCR2_Pos         (0U)
    11830 #define TIM_CCR2_CCR2_Msk         (0xFFFFUL << TIM_CCR2_CCR2_Pos)              /*!< 0x0000FFFF */
     11832#define TIM_CCR2_CCR2_Msk         (0xFFFFFFFFUL << TIM_CCR2_CCR2_Pos)          /*!< 0xFFFFFFFF */
    1183111833#define TIM_CCR2_CCR2             TIM_CCR2_CCR2_Msk                            /*!<Capture/Compare 2 Value */
    1183211834
    1183311835/*******************  Bit definition for TIM_CCR3 register  *******************/
    1183411836#define TIM_CCR3_CCR3_Pos         (0U)
    11835 #define TIM_CCR3_CCR3_Msk         (0xFFFFUL << TIM_CCR3_CCR3_Pos)              /*!< 0x0000FFFF */
     11837#define TIM_CCR3_CCR3_Msk         (0xFFFFFFFFUL << TIM_CCR3_CCR3_Pos)          /*!< 0xFFFFFFFF */
    1183611838#define TIM_CCR3_CCR3             TIM_CCR3_CCR3_Msk                            /*!<Capture/Compare 3 Value */
    1183711839
    1183811840/*******************  Bit definition for TIM_CCR4 register  *******************/
    1183911841#define TIM_CCR4_CCR4_Pos         (0U)
    11840 #define TIM_CCR4_CCR4_Msk         (0xFFFFUL << TIM_CCR4_CCR4_Pos)              /*!< 0x0000FFFF */
     11842#define TIM_CCR4_CCR4_Msk         (0xFFFFFFFFUL << TIM_CCR4_CCR4_Pos)          /*!< 0xFFFFFFFF */
    1184111843#define TIM_CCR4_CCR4             TIM_CCR4_CCR4_Msk                            /*!<Capture/Compare 4 Value */
    1184211844
    1184311845/*******************  Bit definition for TIM_CCR5 register  *******************/
    1184411846#define TIM_CCR5_CCR5_Pos         (0U)
    11845 #define TIM_CCR5_CCR5_Msk         (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos)          /*!< 0xFFFFFFFF */
     11847#define TIM_CCR5_CCR5_Msk         (0xFFFFFUL << TIM_CCR5_CCR5_Pos)             /*!< 0x000FFFFF */
    1184611848#define TIM_CCR5_CCR5             TIM_CCR5_CCR5_Msk                            /*!<Capture/Compare 5 Value */
    1184711849#define TIM_CCR5_GC5C1_Pos        (29U)
     
    1185711859/*******************  Bit definition for TIM_CCR6 register  *******************/
    1185811860#define TIM_CCR6_CCR6_Pos         (0U)
    11859 #define TIM_CCR6_CCR6_Msk         (0xFFFFUL << TIM_CCR6_CCR6_Pos)              /*!< 0x0000FFFF */
     11861#define TIM_CCR6_CCR6_Msk         (0xFFFFFUL << TIM_CCR6_CCR6_Pos)             /*!< 0x000FFFFF */
    1186011862#define TIM_CCR6_CCR6             TIM_CCR6_CCR6_Msk                            /*!<Capture/Compare 6 Value */
    1186111863
  • trunk/fw_g473rct/Drivers/CMSIS/Device/ST/STM32G4xx/Include/stm32g4xx.h

    r20 r55  
    8989
    9090/**
    91   * @brief CMSIS Device version number V1.2.5
     91  * @brief CMSIS Device version number V1.2.6
    9292  */
    9393#define __STM32G4_CMSIS_VERSION_MAIN   (0x01U) /*!< [31:24] main version */
    9494#define __STM32G4_CMSIS_VERSION_SUB1   (0x02U) /*!< [23:16] sub1 version */
    95 #define __STM32G4_CMSIS_VERSION_SUB2   (0x05U) /*!< [15:8]  sub2 version */
     95#define __STM32G4_CMSIS_VERSION_SUB2   (0x06U) /*!< [15:8]  sub2 version */
    9696#define __STM32G4_CMSIS_VERSION_RC     (0x00U) /*!< [7:0]  release candidate */
    9797#define __STM32G4_CMSIS_VERSION        ((__STM32G4_CMSIS_VERSION_MAIN << 24)\
Note: See TracChangeset for help on using the changeset viewer.